## **PCI Bus**

W.J. BUCHANAN, Napier University, Edinburgh, UK.

















| C/BE3 | C/BE2 C/BEI |   | C/BE0 | Description                            |
|-------|-------------|---|-------|----------------------------------------|
| 0     | 0           | 0 | 0     | INTA sequence                          |
| 0     | 0           | 0 | I     | Special cycle                          |
| 0     | 0           | I | 0     | I/O read access                        |
| 0     | 0           | I | I     | I/O write access                       |
| 0     | I           | I | 0     | Memory read access                     |
| 0     | I           | I | 1     | Memory write access                    |
| I     | 0           | I | 0     | Configuration read access              |
| I     | 0           | I | I     | Configuration write access             |
| I     | I           | 0 | 0     | Memory multiple read access            |
| 1     | I           | 0 | I     | Dual addressing cycle                  |
| I     | I           | I | 0     | Line memory read access                |
| I     | 1           | I | I     | Memory write access with invalidations |

## For a write operation:

- I. Address phase. Activate FRAME#. Set C/BE lines. AD31-A0.
- **2.** Handshaking lines. Target sets TRDY (Target Ready). Initiator sets IRDY (Initiator Ready).
- **3. Data transfer.** Set BE lines to indicate the size of the data transfer.

PCI write transfer



- I. INTA sequence addresses an interrupt controller where interrupt vectors are transferred after the command phase.
- 2. **Special cycle** used to transfer information to the PCI device about the processor's status. The lower 16 bits contain the information codes, such as 0000h for a processor shutdown, 0001h for a processor halt, 0002h for x86specific code and 0003h to FFFFh for reserved codes. The upper 16 bits (AD31–AD16) indicate x86specific codes when the information code is set to 0002h.
- 3. I/O read access indicates a read operation for I/O address memory, where the AD lines indicate the I/O address. The address lines AD0 and AD1 are decoded to define whether an 8-bit or 16-bit access is being conducted.
- **4. I/O write access** indicates a write operation to an I/O address memory, where the AD lines indicate the I/O address.
- **5. Memory read access** indicates a direct memory read operation. The byte-enable lines (BE) identify the size of the data access.
- **6. Memory write access** indicates a direct memory write operation. The byte-enable lines (BE) identify the size of the data access.

Command

lines

- 1. Configuration read access used when accessing the configuration address area of a PCI unit. The initiator sets the IDSEL line activated to select it. It then uses address bits AD7–AD2 to indicate the addresses of the double words to be read (ADI and AD0 are set to 0). The address lines ADI0–ADI8 can be used for selecting the addressed unit in a multi-function unit.
- 2. Configuration write access similar to the configuration read access, but data is written from the initiator to the target.
- 3. Memory multiple read access used to perform multiple data read transfers (after the initial addressing phase). Data is transferred until the initiator sets the signal inactive.



- 1. Dual addressing cycle used to transfer a 64-bit address to the PCI device (normally only 32-bit addresses are used) in either a single or a double clock cycle. In a single clock cycle the address lines AD63–AD0 contain the 64-bit address (note that the Pentium processor only has a 32-bit address bus, but this mode has been included to support other systems). With a 32-bit address transfer the lower 32 bits are placed on the AD31–AD0 lines, followed by the upper 32 bits on the AD31–AD0 lines.
- 2. Line memory read access used to perform multiple data read transfers (after the initial addressing phase). Data is transferred until the initiator sets the signal inactive.
- 3. Memory write access with invalidations used to perform multiple data write transfers (after the initial addressing phase).

Command lines





Device-A is granted access to the bus when GNT#-A is asserted.



FRAME# signal





Data transferred using TDRY and IRDY. Device-B now owns the bus.



Device-B completes its transfer. Arbitrator has allow Device-A access to the bus, as it did not deassert REQ#-A.

PCI allows exclusive access while allowing other masters to access targets other than the locked targets. The sequence is:

- PCI targets that support exclusive accesses sample LOCK# when sampling the address.
- If LOCK# is asserted during the address phase, the target of the transaction will **not** mark itself as **locked** (since there is already another exclusive access taking place).
- If LOCK# is **deasserted** during the address phase, then the target of the transaction marks itself as **locked**.
- The target stays locked until FRAME# and LOCK# are deasserted.

An agent that intends to lock a target must wait until any other locked transactions have ended before requesting and gaining control of the buses.

- I. If an agent requires an exclusive operation, then the agent checks the state of the LOCK#.
- 2. If lock is already asserted, then the agent waits until FRAME#, and LOCK# are de-asserted, (previous lock is released).
- 3. If LOCK# is not asserted, and FRAME# is not asserted, then the agent asserts its unique REQ# in order to gain control of the buses.
- 4. When the agent is given control of the buses, (its GNT# is asserted by the arbiter), and LOCK# is not asserted, then the agent, (which is now a master), can assert LOCK#, the clock following the address phase.

The lock is established after the first data phase is complete.

Establishing a lock



OCK tíming Liagram



OCK tíming Liagram



OCK timing liagram



OCK timing Liagram



OCK timing liagram



OCK tíming Jiagram 31 0

| Unit | : ID   | Man. ID |     |  |
|------|--------|---------|-----|--|
| Sta  | tus    | Command |     |  |
| С    | Rev.   |         |     |  |
| BIST | Header | Latency | CLS |  |

Base Address Register

| Reserved                   |        |         |          |  |  |  |  |  |
|----------------------------|--------|---------|----------|--|--|--|--|--|
| Reserved                   |        |         |          |  |  |  |  |  |
| Expansion ROM Base Address |        |         |          |  |  |  |  |  |
| Reserved                   |        |         |          |  |  |  |  |  |
| Reserved                   |        |         |          |  |  |  |  |  |
| MaxLat                     | MinGNT | INT-Pin | INT-Line |  |  |  |  |  |

- · Man ID. Eg Intel is 8086.
- Class code. Eg 0100h identifies a SCSI controller.

64-byte header in PCI configuration space

## Registered used to communicate:

- Configuration address (OCF8h).
- Configuration data (OCFCh)

Configuration space

```
130 Print "Host PCI bridge test"

160 Print "PCI Configuration Address &80000000"

170 IOWRITE &CF8,2,&80000000

180 IOREAD &CFC,2

190 IF B1<>&10008086 THEN GOTO 410
```

```
210
    Dim TEST(4)
230 TEST(2) = \&AAAAAAAA
240
    TEST(3) = &O55555555
250 TEST (4) = \&00
260 D9=&80000000
270 \text{ REG} = \&060
280 REPEAT
290 	 TST = &O1
300
      IOWRITE &CF8,2,D9 + REG
310 REPEAT
320
              IOWRITE &CFC, 2, TEST (TST)
330
              IOREAD &CFC, 2
340
              If B1 <> TEST(TST) Then GoTo 450
350
              TST = TST + &O1
360 UNTIL TST=&5
370
       REG = REG + &O4
380
    UNTIL REG=&68
```

ration

```
130 Print "Host PCI bridge test"

160 Print "PCI Configuration Address &80000000"

170 IOWRITE &CF8,2,&80000000

180 IOREAD &CFC,2

190 IF B1<>&10008086 THEN GOTO 410
```

```
210
    Dim TEST(4)
230 TEST(2) = \&AAAAAAAA
240
    TEST(3) = &O55555555
250 TEST (4) = \&00
260 D9=&80000000
270 \text{ REG} = \&060
280 REPEAT
290 	 TST = &O1
300
      IOWRITE &CF8,2,D9 + REG
310 REPEAT
320
              IOWRITE &CFC, 2, TEST (TST)
330
              IOREAD &CFC, 2
340
              If B1 <> TEST(TST) Then GoTo 450
350
              TST = TST + &O1
360 UNTIL TST=&5
370
       REG = REG + &O4
380
    UNTIL REG=&68
```

ration





Basic read



Basic write